Saturday, June 19, 2010
Gated Alarm
The circuit configuration used here is seldom seen, due probably to the inability of this oscillator to be more than lightly loaded without disturbing the timing. However, it is particularly useful for high impedance logic inputs, since it provides a simple means of obtaining a square wave with 1:1 mark-space ratio, which the ‘orthodox’ configuration does not so easily provide. IC1.A is a slow oscillator which is enabled when reset pin 4 is taken High, and inhibited when it is taken Low. Output pin 5 of IC1.A pulses audio oscillator IC1.B, which is similarly enabled when reset pin 10 is taken High, and inhibited when it is taken Low.
In order to simplify oscillator IC1.B, piezo sounder X1 doubles as both timing capacitor and sounder. This is possible because a passive piezo sounder typically has a capacitance of a few tens of nanofarads, although this may vary greatly. As the capacitor-sounder charges and discharges, so a tone is emitted. The value of resistor R2 needs to be selected so as to find the resonant frequency of the piezo sounder, and with this its maximum volume. The circuit will operate off any supply voltage between 2V and 18V. A satisfactory output will be obtained at relatively high supply voltages, but do not exceed 18V.
Subscribe to:
Post Comments (Atom)
No comments:
Post a Comment
Note: Only a member of this blog may post a comment.