Sunday, December 30, 2012
Reset from Multiple Power Supplies
A capacitor of 100 nF for example, will produce a reset pulse of around 1.2 ms. Pin 6 (RESET) outputs an active-high pulse and Pin 5 (RESET) an active-low pulse. The outputs are open collector types so an external pull-down and pull-up resistor (respectively) is required. The RESIN input (Pin 2) of IC1 is driven from two TL7712A supervisors monitoring +12 V (IC2) and –12 V (IC3). The TL7712A generates a reset when the supply voltage falls below a threshold level of 10.8 V. The open collector output RES (Pin 5) of IC2 is connected to the RESIN pin of IC1 and pulled up to 5 V via a 100 k? resistor. The open collector output of IC2 can be directly connected to the reset input of IC1 but the output of IC3 must be connected via a level shifting device before it can be connected to the reset input of IC1 because the voltage level at the output of IC3 goes negative.
JFET transistor T1 is used to perform the necessary level shifting. The JFET turns off when the voltage at its gate-source junction is between –2.5 V and –6 V. When IC3 is issuing a reset signal the RES output (pin 6) will go up to ground potential and cause T1 to conduct and trigger a reset of IC1. At all other times the RES output of IC3 will be pulled to a minus voltage via the 100 k? resistor which then causes T1 to stop conducting and release the reset. A manual reset push button can also be connected to RESIN of IC1 if required. The SENSE input (Pin 7) of the TL77xx chips is connected to the positive supply rail. The reference input (pin 1) is fitted with a 100 nF capacitor to reduce the effects of fast transients.
Subscribe to:
Post Comments (Atom)
No comments:
Post a Comment
Note: Only a member of this blog may post a comment.